Find Jobs
Hire Freelancers

LOGICAL EFFORT: IMPLEMENTATION OF LOGICAL EFFORT TECHNIQUE IN CMOS CIRCUITS

$30-250 USD

Cerrado
Publicado hace alrededor de 10 años

$30-250 USD

Pagado a la entrega
Designing a circuit to achieve the greatest speed or to meet a delay constraint presents a bewildering array of choices. The method of logical effort is an easy way to estimate delay in a cmos circuit. We can select the fastest candidate by comparing delay estimates of different logic structures. The method also specifies the proper number of logic stages on a path and the best transistor sizes for the logic gates. The purpose is the implementation of logical effort technique in CMOS logic gates and further in circuits like basic conventional adder, array multiplier, decoder and multiplexer. So if its transistors sizing changed or adjusted such that its delay reduce then as a result of this bigger circuits also get the benefit of this changes. The aim of the project is described in following steps: [login to view URL] using layout+circuit simulation tool( MAGIC+NGSPICE), to make layout of simple gates(inverter, and, nand, or, nor), and do post-layout timing analysis to verify if the delay of the gate is near what you estimated. [login to view URL] use the method of logical effort to work out W/L of all transistors in some combinational circuit (eg. a 4x16 decoder) on paper. Then to actually do the layout, netlist extraction and timing analysis to verify that the delay you estimated using the method is approximately same. 3. To design a sequential circuit. To do timing analysis separately on flip flops and the combinational blocks between them. Estimate setup and hold times, calculate clock time period for correct operation of the circuit. Show correct operation of the circuit in simulation. Example circuit : pipelined multiplier, or datapath of a simple processor with only 4 instructions (add, and, or, not).
ID del proyecto: 5537665

Información sobre el proyecto

2 propuestas
Proyecto remoto
Activo hace 10 años

¿Buscas ganar dinero?

Beneficios de presentar ofertas en Freelancer

Fija tu plazo y presupuesto
Cobra por tu trabajo
Describe tu propuesta
Es gratis registrarse y presentar ofertas en los trabajos
2 freelancers están ofertando un promedio de $1.450 USD por este trabajo
Avatar del usuario
A proposal has not yet been provided
$1.000 USD en 10 días
4,0 (7 comentarios)
3,9
3,9
Avatar del usuario
I studied MicroElectronics at MS Myself and am very familiar with circuit design. I have also worked on Digital Design and have a number of coworkers expert in FPGA design. Since the project involves both digital as well as analog analysis, I believe we are able to handle the project.
$1.900 USD en 30 días
5,0 (2 comentarios)
2,4
2,4

Sobre este cliente

Bandera de INDIA
vasco, India
0,0
0
Forma de pago verificada
Miembro desde feb 19, 2014

Verificación del cliente

¡Gracias! Te hemos enviado un enlace para reclamar tu crédito gratuito.
Algo salió mal al enviar tu correo electrónico. Por favor, intenta de nuevo.
Usuarios registrados Total de empleos publicados
Freelancer ® is a registered Trademark of Freelancer Technology Pty Limited (ACN 142 189 759)
Copyright © 2024 Freelancer Technology Pty Limited (ACN 142 189 759)
Cargando visualización previa
Permiso concedido para Geolocalización.
Tu sesión de acceso ha expirado y has sido desconectado. Por favor, inica sesión nuevamente.