Find Jobs
Hire Freelancers

FPGA Edge Detection Algorithm Comparison

₹600-1500 INR

En curso
Publicado hace 25 días

₹600-1500 INR

Pagado a la entrega
I'm in need of an FPGA expert with experience in VIVADO, to implement different edge detection algorithms, including Canny and Sobel, for the purpose of comparing their performance. Key Requirements: - Implement edge detection algorithms in VIVADO: The primary task is to develop and deploy edge detection algorithms in an FPGA, with a focus on Canny and Sobel techniques. - Algorithm Performance Evaluation: The main goal of this project is to compare the efficacy and efficiency of different edge detection algorithms, so you should have a strong background in image processing and be able to provide a thorough analysis of their performance. - Knowledge of other edge detection algorithms: While Canny and Sobel are the main focus, knowledge of other edge detection algorithms such as Laplacian would be advantageous. Ideal Skills and Experience: - Proficiency in FPGA programming and development using VIVADO. - Strong background in image processing and algorithm development. - Prior experience in implementing edge detection algorithms. - Experience in algorithm comparison and evaluation would be a plus. The ideal candidate should have excellent communication skills and be able to provide regular updates on the progress of the project. The final deliverable should include a detailed performance analysis of the implemented algorithms. CODE FOR CANNY IS ALREADY DONE JUST NEED TO INTEGRATE OTHER ALGORITHMS
ID del proyecto: 38030471

Información sobre el proyecto

2 propuestas
Proyecto remoto
Activo hace 24 días

¿Buscas ganar dinero?

Beneficios de presentar ofertas en Freelancer

Fija tu plazo y presupuesto
Cobra por tu trabajo
Describe tu propuesta
Es gratis registrarse y presentar ofertas en los trabajos
Adjudicado a:
Avatar del usuario
Hello Sir, I hope you're doing well today. I want to express my interest in this task, I'm eager to learn whatever it takes to complete a job and have all the experience mentioned in the description. Throughout my experience in digital IC design, I'm excellent with using Verilog, SystemVerilog, and VHDL, and newly to Chisel-based Scala HDL, I worked on many projects like microprocessors, Crypto cores, DSP Cores, Memory Design, and bus design. Also, I worked with many FPGA projects including Zedboard ultra-scale, PYNQ-Z2, DE0, DE1 SoCs, and Basys-3, with design and power optimization techniques using Xilinx VIVADO and Intel Quartus prime. Finally, I worked with many digital IC verification projects using SystemVerilog - UVM. You can take a look at my previous projects on my GitHub repos =================================> [login to view URL] I look forward to discussing more about this task and also looking forward to sharing my knowledge with you. Sincelery, Ahmed Osama.
₹1.000 INR en 5 días
0,0 (0 comentarios)
0,0
0,0
2 freelancers están ofertando un promedio de ₹10.500 INR por este trabajo
Avatar del usuario
I am an FPGA expert with more than 8 years of experience in designing various digital systems using VHDL/Verilog. I will be able to implement various edge detection algorithms using Vivado. I have previous experience on edge detection algorithms and its implementation. Lets start the project as soon as possible after discussing thorough requirements through messages.
₹20.000 INR en 7 días
4,8 (19 comentarios)
5,4
5,4

Sobre este cliente

Bandera de INDIA
Mumbai, India
5,0
2
Forma de pago verificada
Miembro desde abr 4, 2022

Verificación del cliente

¡Gracias! Te hemos enviado un enlace para reclamar tu crédito gratuito.
Algo salió mal al enviar tu correo electrónico. Por favor, intenta de nuevo.
Usuarios registrados Total de empleos publicados
Freelancer ® is a registered Trademark of Freelancer Technology Pty Limited (ACN 142 189 759)
Copyright © 2024 Freelancer Technology Pty Limited (ACN 142 189 759)
Cargando visualización previa
Permiso concedido para Geolocalización.
Tu sesión de acceso ha expirado y has sido desconectado. Por favor, inica sesión nuevamente.